# **CSE460L: Assignment 02**

**Simon Abhijet Biswas** 

ID: 17201066

Section: 02

Couse: CSE460

Problem 1
The State Diagram:



# The State-assigned Table:

| Current State<br>(y2y1) | Next State<br>w = 0<br>Y2Y1 | Next State<br>w = 1<br>Y2Y1 | Output<br>z |  |
|-------------------------|-----------------------------|-----------------------------|-------------|--|
| 00 (A)                  | 00                          | 01                          | 0           |  |
| 01 (B)                  | 00                          | 10                          | 0           |  |
| 10 (C)                  | 00                          | 11                          | 1           |  |
| 11 (D)                  | 00                          | 11                          | 1           |  |

## Verilog code:



#### Simulation:



From the table it is clear that it follows a moore state machine. Here we get high output z at 30 - 40ns because between 10 - 20 ns input value w is in high mode. In FSM between 10 to 30 ns it receives 011 input when input in 0 it stays in A state. When it gets 1 it moves to A to B. Now B is not the accepted state so for getting 0 it will again move to state A. However in our example it received 1 so it moved to state C. C is an accepting state. Since the FSM is a moore machine, in the next clock cycle between 30 - 40ns the FSM gives output z = 1. After 011 the machine receives another 1. As a result state C changed to D which is also an accepting state. So, we get again 1 in output at 40 - 50ns. Between 70 - 100 ns we receive 1 continuously. Like before for 11 input the FSM reaches to C. C is an accepting state. So output becomes 1 in 90 - 100 ns. After 11 when the input is again 1, C moves to D and D is accepting state. As a result we receive 1 between 100 to 110 ns. D state stays in D when FSM gets 1 again. So output is again 1 between 110 - 120 ns. After that, in the example input is 0. So, D state moves to state A.

## Problem 2

# The State Diagram:



## The State-assigned Table:

| Current<br>State<br>y2y1 | Next<br>state<br>w=00<br>Y2Y1 | Next<br>state<br>w=01<br>Y2Y1 | Next<br>state<br>w=10<br>Y2Y1 | Output<br>Q<br>w=00 | Output<br>Q<br>w=01 | Output<br>Q<br>w=10 | Change<br>C<br>w=00 | Change<br>C<br>w=01 | Change<br>C<br>w=10 |
|--------------------------|-------------------------------|-------------------------------|-------------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| 00                       | 00                            | 01                            | 11                            | 0                   | 0                   | 1                   | 11                  | 11                  | 11                  |
| 01                       | 01                            | 10                            | 00                            | 0                   | 0                   | 1                   | 11                  | 11                  | 11                  |
| 10                       | 10                            | 11                            | 00                            | 0                   | 0                   | 1                   | 11                  | 11                  | 00                  |
| 11                       | 11                            | 00                            | 00                            | 0                   | 1                   | 1                   | 11                  | 11                  | 01                  |

# Verilog code:







## Simulation:





From the table it is clear that the FSM is a mealy machine. Here W is a 2bit input variable that takes a random value. Ch variable defines the amount of change. Finally the Q variable describes the acceptance. The input 00 means no money, 01 means 1 taka and 10 is 3 taka. In the timing diagram, between 0 to 30ns the values of w are 00, 01 and 10. After receiving this input in the state diagram 01 state moves to 00 state. Since it is a mealy machine. The transition from 01 state to 10 state gives the output Q = 1 but since 00, 01 and 10 means 4taka, the change will be 11 which also means no change. Because of this operation the output between 20 to 30 ns is high. At 50 to 60 ns the output at the timing diagram is also high because before achieving the accepted transition the inputs are 00, 10, 01. So the machine receives 4tk and gives high output without any change. From t7 to t9 (60 - 90ns) the machine receives input 00, 10, 10. When 00 state gets 10 input it moves to state 11 and when state 11 receives 10 input it moves back to state 00 with accepted transition. So when the timing diagram gives high output at 19 (80 - 90ns). The machine accepts 4tk but in this case the machine received 10 and 10 which means 6tk. So there will be value in change. So at 80 to 90ns the Value of Ch is 01. So the change is 2tk.

# Problem 3

# The State Diagram:



# the state-assigned table:

| Current<br>State<br>y3y2y1 | Next state<br>w=0<br>Y3Y2Y1 | Next state<br>w=1<br>Y3Y2Y1 | Output<br>z |  |
|----------------------------|-----------------------------|-----------------------------|-------------|--|
| 000                        | 100                         | 001                         | 0           |  |
| 001                        | 101                         | 010                         | 0           |  |
| 010                        | 011                         | 000                         | 0           |  |
| 011                        | 100                         | 001                         | 1           |  |
| 100                        | 010                         | 101                         | 0           |  |
| 101                        | 000                         | 011                         | 0           |  |

## Verilog code:



#### Simulation:



The FSM is a moore machine. In this case overlapping is not allowed so after finishing a three-bit sequence there will be a reset. In the timing diagram, at first in a 3 bit sequence the machine receives 001 input. For 0 state 000 moves to state 100. Then after receiving 0, 100 moves to state 010. Flnally when it gets 1 it is clear that the number of 1s can not be even so it moves to reset state 000. Since it is more machine and input 001 the machine does not reach to state 011, the output signal at t4 (30 - 40ns) is low. Another 3 bit sequence starts from that same time interval at 000 state. For input of 011, 000 reach 100 then 101 to 011. 011 is the state where z = 1. So, the timing shows high output at the t7 (60 - 70ns) interval. After that the machine receives 010 input. As the number 1s is odd it does not reach to the 011 state so the output becomes z = 0 at (90 - 100ns) intervals. Then for 101 input for 0, 000 moves to 001. Sequentially for 001 moves to 101 state and for 1 input 101 moves to 011. Like before 011 state gives output z = 1. So the output value is high at (120 - 130ns). Similarly, between (150 - 160ns) output is high due to 011 input sequence.